# CS 288: Multiplexer and Demultiplexer

Dheerendra Singh Rathor 120050033 dheeru.rathor14@gmail.com

February 16, 2014

### Aim:

Using Xilinix ISE Tools to simulate 8x1 Multiplexer and 1x8 Demultiplexer with

- a. Concurrent Statements
- b. Sequential Statements

#### Procedure:

The procedure for multiplexer and demultiplexer is given in the following subsections respectively

### 1 Multiplexer

Multiplexer is a electronic circuit (also know as mux) which have 8 input lines and 1 output line with 3 select lines.

For a given configuration of select lines, multiplexer assign output value as one of the input lines selected by select lines. For designing multiplex, first I included 8 input lines represent by i0 to i7, 3 select lines represented by s0 to s2 and a output line represented by output.

Here is the selection table.

| S. No. | s0 | s1 | s2 | selected input for output |
|--------|----|----|----|---------------------------|
| 1.     | 0  | 0  | 0  | i0                        |
| 2.     | 0  | 0  | 1  | i1                        |
| 3.     | 0  | 1  | 0  | i2                        |
| 4.     | 0  | 1  | 1  | i3                        |
| 5.     | 1  | 0  | 0  | i4                        |
| 6.     | 1  | 0  | 1  | i5                        |
| 7.     | 1  | 1  | 0  | i6                        |
| 8.     | 1  | 1  | 1  | i7                        |

This code is written in concurrent behaviour using when statements. Timing diagrams and code are included in coming sections.

## 2 Demultiplexer

Demultiplexer is a electronic circuit (also know any demux) which have 1 input lines and 8 output line with 3 select lines. This do the reverse process of what multiplexer do.

For a given configuration of select lines, multiplexer assign one of the output line as the input lines selected by select lines. For designing multiplex, first I included 1 input lines represent by input, 1 select bus of size 3 (2 downto 0) represented by sel and 1 output bus of size 8 (7 downto 0) represented by output. Here is the selection table for demultiplexer

| S. No. | Sel Vector | Output Vector |
|--------|------------|---------------|
| 1.     | 000        | 00000001      |
| 2.     | 001        | 00000010      |
| 3.     | 010        | 00000100      |
| 4.     | 011        | 00001000      |
| 5.     | 100        | 00010000      |
| 6.     | 101        | 00100000      |
| 7.     | 110        | 01000000      |
| 8.     | 111        | 10000000      |

This code is written in sequential behaviour using "case - when" statement. Timing diagram and code are included in coming sections.

# Timing Diagrams



Figure 1: Timing Diagram for 8x1 multiplexer from 0ns to 1700 ns



Figure 2: Timing Diagram for 1x8 demultiplexer from 0ns to 1700 ns

### Codes

Here I have include working code for both multiplexer and demultiplexer

# 1 code for multiplexer

```
1
2
      Company:
3
      Engineer:
4
5
      Create Date:
                        14:28:18 02/11/2014
6
   -- Design Name:
   -- Module Name:
                        multiplexer - Behavioral
      Project Name:
      Target Devices:
      Tool versions:
10
11
      Description:
12
13
      Dependencies:
14
15
      Revision:
      Revision 0.01 - File Created
16
      Additional Comments:
17
18
19
```

```
20 library IEEE;
21
  use IEEE.STD_LOGIC_1164.ALL;
22
23
  -- Uncomment the following library declaration if using
   -- arithmetic functions with Signed or Unsigned values
24
25
   --use IEEE.NUMERIC_STD.ALL;
26
27
   -- Uncomment the following library declaration if instantiating
28
   -- any Xilinx primitives in this code.
29
   --library UNISIM;
30
   --use UNISIM. VComponents.all;
31
   entity multiplexer is
32
33
       Port ( i0 : in
                        STD_LOGIC;
34
              i1 : in
                        STD_LOGIC;
35
              i2:in
                        STD_LOGIC;
36
              i3 : in
                        STD_LOGIC;
37
              i4 : in
                        STD_LOGIC;
38
              i5 : in
                        STD_LOGIC;
39
              i6 : in
                        STD_LOGIC;
40
              i7 : in
                        STD_LOGIC;
41
                        STD_LOGIC;
              s0:in
42
              s1:in
                        STD_LOGIC;
43
              s2 : in
                        STD_LOGIC;
44
              output : out STD_LOGIC);
45
   end multiplexer;
46
47
   architecture Behavioral of multiplexer is
48
49
   begin
50
   output \leq i0 when s0 = '0' and s1 = '0' and s2 = '0' else
             i1 when s0 = '0' and s1 = '0' and s2 = '1' else
51
52
             i2 when s0 = '0' and s1 = '1' and s2 = '0' else
             i3 when s0 = '0' and s1 = '1' and s2 = '1' else
53
54
             i4 when s0 = '1' and s1 = '0' and s2 = '0' else
55
             i5 when s0 = '1' and s1 = '0' and s2 = '1' else
56
             i6 when s0 = '1' and s1 = '1' and s2 = '0' else
57
             i7 when s0 = '1' and s1 = '1' and s2 = '1';
   end Behavioral;
58
```

### 2 Code for Demultiplexer

```
1
2
   -- Company:
  -- Engineer:
4
5 -- Create Date: 15:32:55 02/11/2014
  -- Design Name:
  -- Module Name: demux - Behavioral
  -- Project Name:
  -- Target Devices:
  -- Tool versions:
10
11
  -- Description:
12
13
  -- Dependencies:
14
15
  -- Revision:
16
  -- Revision 0.01 - File Created
17
   -- Additional Comments:
18
19
20
  library IEEE;
21
  use IEEE.STD_LOGIC_1164.ALL;
22
23 | -- Uncomment the following library declaration if using
24
  -- arithmetic functions with Signed or Unsigned values
25
  --use IEEE.NUMERIC_STD.ALL;
26
27
  -- Uncomment the following library declaration if instantiating
  -- any Xilinx primitives in this code.
28
29
   --library UNISIM;
30
   --use UNISIM. VComponents.all;
31
32
  entity demux is
33
       Port ( input : in STD_LOGIC;
34
              sel : in STD_LOGIC_VECTOR (2 downto 0);
35
              output : out STD_LOGIC_VECTOR (7 downto 0));
36
  end demux;
37
38 architecture Behavioral of demux is
   begin process (input, sel)
40
   begin
41
   output <= "00000000";
42
         case sel is
43
                   when "000" =>
```

```
44
                                  output(0) <= input;</pre>
45
                        when "001" =>
46
                                  output(1) <= input;</pre>
47
                        when "010" =>
48
                                  output(2) <= input;</pre>
49
                        when "011" =>
50
                                  output(3) <= input;</pre>
                        when "100" =>
51
52
                                  output(4) <= input;</pre>
53
                        when "101" =>
54
                                  output(5) <= input;</pre>
                        when "110" =>
55
56
                                  output(6) <= input;</pre>
                        when "111" =>
57
58
                                  output(7) <= input;</pre>
59
                        when others =>
60
                                 null;
61
             end case;
62
   end process;
63
   end Behavioral;
```

#### Inference

In this assignment I infered the followings:

- 1. Working of 8x1 multiplexer and 1x8 demultiplexers
- 2. Wrinting VHDL code in behavioral style rather then structural style
- 3. Working with Logic Vectors in VHDL
- 4. Use of select lines with multplexers and demultiplexer
- 5. Use of select lines as decoders